Figure 55. Ncs When Ckmode = 1 In Sdr Mode (T = Clk Period); Figure 56. Ncs When Ckmode = 1 In Ddr Mode (T = Clk Period); Figure 57. Ncs When Ckmode = 1 With An Abort (T = Clk Period) - ST STM32L4x6 Reference Manual

Table of Contents

Advertisement

Quad-SPI interface (QUADSPI)
When CKMODE = 1 ("mode3") and DDRM = 1 (DDR mode), nCS falls one CLK cycle
before an operation first rising CLK edge, and nCS rises one CLK cycle after the operation
final active rising CLK edge, as shown in
with a falling edge, CLK is low when nCS rises, and CLK rises back up one half of a CLK
cycle afterwards.
When the FIFO stays full in a read operation or if the FIFO stays empty in a write operation,
the operation stalls and CLK stays low until firmware services the FIFO. If an abort occurs
when an operation is stalled, nCS rises just after the abort is requested and then CLK rises
one half of a CLK cycle later, as shown in
412/1693

Figure 55. nCS when CKMODE = 1 in SDR mode (T = CLK period)

Figure 56. nCS when CKMODE = 1 in DDR mode (T = CLK period)

Figure 57. nCS when CKMODE = 1 with an abort (T = CLK period)

DocID024597 Rev 3
Figure
56. Because DDR operations must finish
Figure
57.
RM0351

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32L4x6 and is the answer not in the manual?

Table of Contents

Save PDF