Flexio Control Register (Flexio_Ctrl) - NXP Semiconductors MKL27Z128VFM4 Reference Manual

Table of Contents

Advertisement

Memory Map and Registers

39.3.3 FlexIO Control Register (FLEXIO_CTRL)

.
Address: 4005_F000h base + 8h offset = 4005_F008h
Bit
31
30
29
R
W
Reset
0
0
0
Bit
15
14
13
R
W
Reset
0
0
0
Field
31
Doze Enable
DOZEN
Disables FlexIO operation in Doze modes. This field is ignored and the FlexIO always disabled in low-
leakage stop modes.
0
FlexIO enabled in Doze modes.
1
FlexIO disabled in Doze modes.
30
Debug Enable
DBGE
Enables FlexIO operation in Debug mode.
0
FlexIO is disabled in debug modes.
1
FlexIO is enabled in debug modes
29–3
This field is reserved.
Reserved
This read-only field is reserved and always has the value 0.
2
Fast Access
FASTACC
Enables fast register accesses to FlexIO registers, but requires the FlexIO clock to be at least twice the
frequency of the bus clock.
0
Configures for normal register accesses to FlexIO
1
Configures for fast register accesses to FlexIO
1
Software Reset
SWRST
The FlexIO Control Register is not affected by the software reset, all other logic in the FlexIO is affected by
the software reset and register accesses are ignored until this bit is cleared. This register bit will remain
set until cleared by software, and the reset has cleared in the FlexIO clock domain.
752
28
27
26
25
0
0
0
0
12
11
10
9
0
0
0
0
0
FLEXIO_CTRL field descriptions
Table continues on the next page...
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
24
23
22
21
0
0
0
0
0
8
7
6
5
0
0
0
0
Description
20
19
18
17
0
0
0
0
4
3
2
1
0
0
0
0
Freescale Semiconductor, Inc.
16
0
0
0

Advertisement

Table of Contents
loading

Table of Contents