18 Timer Group (TIMG)
Name
TIMGn_T1HI_REG
TIMGn_T1UPDATE_REG
TIMGn_T1ALARMLO_REG
TIMGn_T1ALARMHI_REG
TIMGn_T1LOADLO_REG
TIMGn_T1LOADHI_REG
TIMGn_T1LOAD_REG
System watchdog timer configuration and control registers
TIMGn_WDTCONFIG0_REG
TIMGn_WDTCONFIG1_REG
TIMGn_WDTCONFIG2_REG
TIMGn_WDTCONFIG3_REG
TIMGn_WDTCONFIG4_REG
TIMGn_WDTCONFIG5_REG
TIMGn_WDTFEED_REG
TIMGn_WDTWPROTECT_REG
Configuration and Control Register for RTC CALI
TIMGn_RTCCALICFG_REG
TIMGn_RTCCALICFG1_REG
Interrupt registers
TIMGn_INT_ENA_REG
TIMGn_INT_RAW_REG
TIMGn_INT_ST_REG
TIMGn_INT_CLR_REG
Espressif Systems
Description
Timer 1 current value, high 32 bits
Write to copy current timer value to
TIMGn_T1_(LO/HI)_REG
Timer 1 alarm value, low 32 bits
Timer 1 alarm value, high 32 bits
Timer 1 reload value, low 32 bits
Timer 1 reload value, high 32 bits
Write
to
reload
timer
TIMGn_T1_(LOADLOLOADHI)_REG
Watchdog timer configuration regis-
ter
Watchdog timer prescaler register
Watchdog timer stage 0 timeout
value
Watchdog timer stage 1 timeout
value
Watchdog timer stage 2 timeout
value
Watchdog timer stage 3 timeout
value
Write to feed the watchdog timer
Watchdog write protect register
RTC calibration configuration register
RTC calibration configuration register
1
Interrupt enable bits
Raw interrupt status
Masked interrupt status
Interrupt clear bits
513
Submit Documentation Feedback
TIMG0
TIMG1
0x3FF5F02C 0x3FF6002C RO
0x3FF5F030 0x3FF60030 WO
0x3FF5F034 0x3FF60034 R/W
0x3FF5F038 0x3FF60038 R/W
0x3FF5F03C 0x3FF6003C R/W
0x3FF5F040 0x3FF60040 R/W
from
0x3FF5F044 0x3FF60044 WO
0x3FF5F048 0x3FF60048 R/W
0x3FF5F04C 0x3FF6004C R/W
0x3FF5F050 0x3FF60050 R/W
0x3FF5F054 0x3FF60054 R/W
0x3FF5F058 0x3FF60058 R/W
0x3FF5F05C 0x3FF6005C R/W
0x3FF5F060 0x3FF60060 WO
0x3FF5F064 0x3FF60064 R/W
0x3FF5F068 0x3FF60068 varies
0x3FF5F06C 0x3FF6006C RO
0x3FF5F098 0x3FF60098 R/W
0x3FF5F09C 0x3FF6009C RO
0x3FF5F0A0 0x3FF600A0 RO
0x3FF5F0A4 0x3FF600A4 WO
ESP32 TRM (Version 5.2)
Acc
Need help?
Do you have a question about the ESP32 and is the answer not in the manual?