Download Print this page

Espressif ESP32 Technical Reference Manual page 218

Hide thumbs Also See for ESP32:

Advertisement

9 SD/MMC Host Controller
31
30
29
0
0
FIFO_COUNT FIFO count, number of filled locations in FIFO. (RO)
RESPONSE_INDEX Index of previous response, including any auto-stop sent by core. (RO)
DATA_STATE_MC_BUSY Data transmit or receive state-machine is busy. (RO)
DATA_BUSY Inverted version of raw selected card_data[0]. (RO)
0: Card data not busy;
1: Card data busy.
DATA_3_STATUS Raw selected card_data[3], checks whether card is present. (RO)
0: card not present;
1: card present.
COMMAND_FSM_STATES Command FSM states. (RO)
0: Idle
1: Send init sequence
2: Send cmd start bit
3: Send cmd tx bit
4: Send cmd index + arg
5: Send cmd crc7
6: Send cmd end bit
7: Receive resp start bit
8: Receive resp IRQ response
9: Receive resp tx bit
10: Receive resp cmd idx
11: Receive resp data
12: Receive resp crc7
13: Receive resp end bit
14: Cmd path wait NCC
15: Wait, cmd-to-response turnaround
FIFO_FULL FIFO is full status. (RO)
FIFO_EMPTY FIFO is empty status. (RO)
FIFO_TX_WATERMARK FIFO reached Transmit watermark level, not qualified with data transfer. (RO)
FIFO_RX_WATERMARK FIFO reached Receive watermark level, not qualified with data transfer. (RO)
Espressif Systems
Register 9.18. STATUS_REG (0x0048)
17
16
0x000
Submit Documentation Feedback
11
10
9
8
0x00
1
1
1
218
7
4
3
2
1
0
0x01
0
1
1
0
ESP32 TRM (Version 5.2)
Reset

Advertisement

loading
Need help?

Need help?

Do you have a question about the ESP32 and is the answer not in the manual?

Subscribe to Our Youtube Channel