Motorola PowerQUICC II MPC8280 Series Reference Manual page 1200

Table of Contents

Advertisement

AAL2 Receiver
Table 3-11 describes the Switch RxBD fields.
Table 33-10. Switch RxBD Field Descriptions
1
Offset
Bits
Name
0x00
0
E/R
1
0
2
W
3
I
4–6
7
UP
8–15
CPS Packet
Header
0x02
CPS Packet
Header
(Receiver
CC)
0x04
RXBDPTR
1
Boldfaced entries must be initialized by the user.
33.4.4.7 SSSAR Rx Queue Descriptor
The SSSAR RxQD, as shown in Figure 33-20, points to the RxBD table and contains other
parameters specific to the SSSAR sublayer. This descriptor can belong to only one PHY |
VP | VC | CID.
33-32
Freescale Semiconductor, Inc.
Buffer Ready
Must be set to zero.
Not valid for switching mode, should be cleared to 0 upon initialization.
Wrap (final BD in table)
0 This is not the last BD in the RxBD table.
1 This is the last BD in the RxBD table of this current channel. After this buffer has been
used, the CP receives incoming data for this channel into the first BD in the table. The
number of RxBDs in this table is programmable and is determined only by the W bit.
The current table cannot exceed 64 Kbytes.
Interrupt.
0 The CP will not issue an interrupt after this buffer is serviced.
1 The CP will issue an interrupt after this buffer is serviced if the RBM bit in the RxQD is
set.
Reserved, should be cleared during initialization.
Uncompleted packet.
0 No error occurred in this packet and the complete packet has been received.
1 if R/E=1 a receive error occurred that caused this packet to be uncompleted. The
receive error type is reported to the interrupt queue. The transmitter will skip this
BD when in this state and continue to the next BD in the ring.
If R/E=0 a receiver has received the first part of a packet and is waiting for the rest of
it to be received on the next ATM cell.
Contains the beginning of the packet header. See Figure 33-10 for the CPS packet
header format. (see remark in next row)
Contains the rest of the packet header. The CP checks the packet HEC and if
appropriate, indicates a packet HEC error in an interrupt queue entry with CID = 0. See
Figure 33-10 for the CPS packet header format.
In case of a "stuck" receiver in switch mode, where the BD ring in common to Tx and
Rx, this field indicates the last Receiver Channel Code number which has been
received. The terminology for "stuck" implies a receiver which started receiving a
packet and the rest of the packet hasn't been received.When the receiver is in a "stuck"
state the entry: CPS Packet Header is not valid. If the Time-out mechanism is being
used this field is being used internally by the CPM.
Rx data buffer pointer. Points to the address of the associated buffer. There are no
byte-alignment requirements for the buffer, and it may reside in either internal or
external memory. This value is not modified by the CP.
MPC8280 PowerQUICC II Family Reference Manual
For More Information On This Product,
Go to: www.freescale.com
Description
MOTOROLA

Advertisement

Table of Contents
loading

This manual is also suitable for:

Powerquicc ii mpc8270Powerquicc ii mpc8275Powerquicc ii mpc8280

Table of Contents