Motorola PowerQUICC II MPC8280 Series Reference Manual page 1393

Table of Contents

Advertisement

Table 40-10 describes I
Table 40-10. I
Bits
Name
0
R
Ready.
0 The buffer is not ready to be sent. This BD or its buffer can be modified. The CP clears R after the
buffer is sent or an error occurs.
1 The buffer is ready for transmission or is being sent. The BD cannot be modified once R is set.
1
Reserved and should be cleared.
2
W
Wrap (last BD in TxBD table).
0 Not the last BD in the table.
1 Last BD in the table. After this buffer is used, the CP transmits data using the BD pointed to by
TBASE (top of the table). The number of BDs in this table is determined only by the W bit and
overall space constraints of the dual-port RAM.
3
I
Interrupt.
0 No interrupt is generated after this buffer is serviced; I2CER[TXE] is unaffected.
1 I2CER[TXB] or I2CER[TXE] is set when the buffer is serviced. If enabled, an interrupt occurs.
4
L
Last.
0 This buffer does not contain the last character of the message.
1 This buffer contains the last character of the message. The I
condition after sending this buffer.
5
S
Generate start condition. Provides ability to send back-to-back frames with one I2COM[STR] trigger.
0 Do not send a start condition before the first byte of the buffer.
1 Send a start condition before the first byte of the buffer. (Used to separate frames.)
Note: If this BD is the first one in the frame when I2COM[STR] is triggered, a start condition is sent
regardless of the value of TxBD[S].
6–12
Reserved and should be cleared.
13
NAK
No acknowledge. Indicates that the transmission was aborted because the last byte sent was not
acknowledged. The I
14
UN
Underrun. Indicates that the I
sending the associated buffer. The I
15
CL
Collision. Indicates that transmission terminated because the transmitter was lost while arbitrating
for the bus. The I
MOTOROLA
Freescale Semiconductor, Inc.
2
C TxBD status and control bits.
2
C TxBD Status and Control Bits
2
C controller updates NAK after the buffer is sent.
2
C controller encountered a transmitter underrun condition while
2
C controller updates UN after the buffer is sent.
2
C controller updates CL after the buffer is sent.
2
Chapter 40. I
For More Information On This Product,
Go to: www.freescale.com
2
The I
C Buffer Descriptor (BD) Table
Description
2
C controller generates a stop
C Controller
40-15

Advertisement

Table of Contents
loading

This manual is also suitable for:

Powerquicc ii mpc8270Powerquicc ii mpc8275Powerquicc ii mpc8280

Table of Contents