Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 771

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

PCI Express* Configuration Registers
19.1.25
DCAP—Device Capabilities Register
(PCI Express*—D28:F0/F1/F2/F3/F4/F5/F6/F7)
Address Offset: 44h–47h
Default Value:
Bit
31:28
27:26
25:18
17:16
15
14:12
11:9
8:6
5
4:3
2:0
Datasheet
00008000h
Reserved
Captured Slot Power Limit Scale (CSPS) — RO. Not supported.
Captured Slot Power Limit Value (CSPV) — RO. Not supported.
Reserved
Role Based Error Reporting (RBER) — RO. Indicates that this device implements
the functionality defined in the Error Reporting ECN as required by the PCI Express 2.0
specification.
Reserved
Endpoint L1 Acceptable Latency (E1AL) — RO. This field is reserved with a setting of
000b for devices other than Endpoints, per the PCI Express 2.0 Spec.
Endpoint L0s Acceptable Latency (E0AL) — RO. This field is reserved with a setting of
000b for devices other than Endpoints, per the PCI Express 2.0 Spec.
Extended Tag Field Supported (ETFS) — RO. Indicates that 8-bit tag fields are
supported.
Phantom Functions Supported (PFS) — RO. No phantom functions supported.
Max Payload Size Supported (MPS) — RO. Indicates the maximum payload size
supported is 128B.
Attribute:
RO
Size:
32 bits
Description
771

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents