Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 740

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

18.1.2
DID—Device Identification Register (SMBus—D31:F3)
Address:
Default Value:
Bit
Device ID — RO. This is a 16-bit value assigned to the PCH SMBus controller. See the
15:0
Intel
18.1.3
PCICMD—PCI Command Register (SMBus—D31:F3)
Address:
Default Value:
Bit
15:11
Reserved
Interrupt Disable — R/W.
10
0 = Enable
1 = Disables SMBus to assert its PIRQB# signal.
9
Fast Back to Back Enable (FBE) — RO. Hardwired to 0.
SERR# Enable (SERR_EN) — R/W.
8
0 = Enables SERR# generation.
1 = Disables SERR# generation.
7
Wait Cycle Control (WCC) — RO. Hardwired to 0.
Parity Error Response (PER) — R/W.
6
0 = Disable
1 = Sets Detected Parity Error bit (D31:F3:06, bit 15) when a parity error is detected.
5
VGA Palette Snoop (VPS) — RO. Hardwired to 0.
4
Postable Memory Write Enable (PMWE) — RO. Hardwired to 0.
3
Special Cycle Enable (SCE) — RO. Hardwired to 0.
2
Bus Master Enable (BME) — RO. Hardwired to 0.
Memory Space Enable (MSE) — R/W.
1
0 = Disables memory mapped config space.
1 = Enables memory mapped config space.
I/O Space Enable (IOSE) — R/W.
0 = Disable
0
1 = Enables access to the SMBus I/O space registers as defined by the Base Address
740
02h
03h
See bit description
®
6 Series Chipset Specification Update for the value of the DID Register.
04h
05h
0000h
Register.
SMBus Controller Registers (D31:F3)
Attribute:
RO
Size:
16 bits
Description
Attributes:
RO, R/W
Size:
16 bits
Description
Datasheet

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents