Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 672

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

16.2.2.5
CTRLDSSEGMENT—Control Data Structure Segment
Register
Offset:
Default Value:
This 32-bit register corresponds to the most significant address bits [63:32] for all
EHCI data structures. Since the PCH hardwires the 64-bit Addressing Capability field in
HCCPARAMS to 1, this register is used with the link pointers to construct 64-bit
addresses to EHCI control data structures. This register is concatenated with the link
pointer from either the PERIODICLISTBASE, ASYNCLISTADDR, or any control data
structure link field to construct a 64-bit address. This register allows the host software
to locate all control data structures within the same 4 GB memory segment.
Bit
Upper Address[63:44] — RO. Hardwired to 0s. The PCH EHC is only capable of
31:12
generating addresses up to 16 terabytes (44 bits of address).
Upper Address[43:32] — R/W. This 12-bit field corresponds to address bits 43:32
11:0
when forming a control data structure address.
16.2.2.6
PERIODICLISTBASE—Periodic Frame List Base Address
Register
Offset:
Default Value:
This 32-bit register contains the beginning address of the Periodic Frame List in the
system memory. Since the PCH host controller operates in 64-bit mode (as indicated by
the 1 in the 64-bit Addressing Capability field in the HCCSPARAMS register) (offset 08h,
bit 0), then the most significant 32 bits of every control data structure address comes
from the CTRLDSSEGMENT register. HCD loads this register prior to starting the
schedule execution by the host controller. The memory structure referenced by this
physical memory pointer is assumed to be 4-Kbyte aligned. The contents of this
register are combined with the Frame Index Register (FRINDEX) to enable the Host
controller to step through the Periodic Frame List in sequence.
Bit
Base Address (Low) — R/W. These bits correspond to memory address signals
31:12
[31:12], respectively.
11:0
Reserved.
672
MEM_BASE + 30h–33h
00000000h
MEM_BASE + 34h–37h
00000000h
EHCI Controller Registers (D29:F0, D26:F0)
Attribute:
R/W, RO
Size:
32 bits
Description
Attribute:
R/W
Size:
32 bits
Description
Datasheet

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents