Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 525

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

LPC Interface Bridge Registers (D31:F0)
13.8.3.6
GPE0_EN—General Purpose Event 0 Enables Register
I/O Address:
Default Value:
Lockable:
Power Well:
This register is symmetrical to the General Purpose Event 0 Status Register.
Bit
63:36
35
34:32
31:16
15:14
13
12
11
10
(Desktop
Only)
Datasheet
PMBASE + 28h
Attribute:
0000000000000000h
No
Bits 0–7, 9, 12, 14–34, 36–63 Resume,
Bits 8, 10–11, 13,35 RTC
Reserved.
GPIO27_EN — R/W.
0 = Disable.
1 = Enable the setting of the GPIO27_STS bit to generate a wake event/SCI/SMI#.
GPIO27 is a valid host wake event from Deep S4/S5. The wake enable configuration
persists after a G3 state.
Reserved.
GPIn_EN — R/W. These bits enable the corresponding GPI[n]_STS bits being set to
cause a SCI, and/or wake event. These bits are cleared by RSMRST#.
NOTE: Mapping is as follows: bit 31 corresponds to GPIO15... and bit 16
corresponds to GPIO0.
Reserved
PME_B0_EN — R/W.
0 = Disable
NOTE: Enables the setting of the PME_B0_STS bit to generate a wake event and/or
an SCI or SMI#. In addition to being cleared by RTCRST# assertion, the PCH
also clears this bit due to a Power Button Override event, Intel ME Initiated
Power Button Override, Intel ME Initiated Host Reset with Power down,
SMBus unconditional power down, processor thermal trip event, or due to an
internal thermal sensor catastrophic condition.
Reserved
PME_EN — R/W.
0 = Disable.
1 = Enables the setting of the PME_STS to generate a wake event and/or an SCI.
PME# can be a wake event from the S1 – S4 state or from S5 (if entered using
SLP_EN, but not power button override).
In addition to being cleared by RTCRST# assertion, the PCH also clears this bit due
to a Power Button Override event, Intel ME Initiated Power Button Override, Intel
ME Initiated Host Reset with Power down, SMBus unconditional power down,
processor thermal trip event, or due to an internal thermal sensor catastrophic
condition.
Reserved
R/W
Size:
64-bit
Usage:
ACPI
Description
525

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents