Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 399

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

Chipset Configuration Registers
10.1.67
CIR20—Chipset Initialization Register 20
Offset Address: 33CC–33CFh
Default Value:
Bit
31:0
10.1.68
CIR21—Chipset Initialization Register 21
Offset Address: 33D0–33D3h
Default Value:
Bit
31:0
10.1.69
CIR22—Chipset Initialization Register 22
Offset Address: 33D4–33D7h
Default Value:
Bit
31
30
29
28
27:0
Datasheet
00000000h
CIR20 Field 1 — R/W. BIOS must program this field to 24653002h.
00000000h
CIR21 Field 1 — R/W. BIOS must program this field to 062108E7h.
00000000h
GPIO_D to PMSYNC Enable (GPIO_D_PMSYNC_EN) — R/W.
0 = GPIO_D (as selected in RCBA+33C8h) pin state not sent to processor over
PMSYNC.
1 = GPIO_D state sent to processor over PMSYNC.
GPIO_C to PMSYNC Enable (GPIO_C_PMSYNC_EN) — R/W.
0 = GPIO_C (as selected in) pin state not sent to processor over PMSYNC.
1 = GPIO_C state sent to processor over PMSYNC.
GPIO_B to PMSYNC Enable (GPIO_B_PMSYNC_EN) — R/W.
0 = GPIO_B (as selected in) pin state not sent to processor over PMSYNC.
1 = GPIO_B state sent to processor over PMSYNC.
GPIO_A to PMSYNC Enable (GPIO_A_PMSYNC_EN) — R/W.
0 = GPIO_A (as selected in) pin state not sent to processor over PMSYNC.
1 = GPIO_A state sent to processor over PMSYNC.
CIR22 Field 1 — R/W. BIOS must program this field to 670060h.
Attribute:
R/W
Size:
32-bit
Description
Attribute:
R/W
Size:
32-bit
Description
Attribute:
R/W
Size:
32-bit
Description
399

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents