Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 461

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

LPC Interface Bridge Registers (D31:F0)
13.1.23
GEN1_DEC—LPC I/F Generic Decode Range 1 Register
(LPC I/F—D31:F0)
Offset Address: 84h
Default Value:
Bit
31:24
23:18
17:16
15:2
1
0
13.1.24
GEN2_DEC—LPC I/F Generic Decode Range 2 Register
(LPC I/F—D31:F0)
Offset Address: 88h
Default Value:
Bit
31:24
23:18
17:16
15:2
1
0
Datasheet
87h
00000000h
Reserved
Generic I/O Decode Range Address[7:2] Mask — R/W. A 1 in any bit position
indicates that any value in the corresponding address bit in a received cycle will be
treated as a match. The corresponding bit in the Address field, below, is ignored. The
mask is only provided for the lower 6 bits of the DWord address, allowing for decoding
blocks up to 256 bytes in size.
Reserved
Generic I/O Decode Range 1 Base Address (GEN1_BASE) — R/W.
NOTE: The PCH does not provide decode down to the word or byte level
Reserved
Generic Decode Range 1 Enable (GEN1_EN) — R/W.
0 = Disable.
1 = Enable the GEN1 I/O range to be forwarded to the LPC I/F
8Bh
00000000h
Reserved
Generic I/O Decode Range Address[7:2] Mask — R/W. A 1 in any bit position
indicates that any value in the corresponding address bit in a received cycle will be
treated as a match. The corresponding bit in the Address field, below, is ignored. The
mask is only provided for the lower 6 bits of the DWord address, allowing for decoding
blocks up to 256 bytes in size.
Reserved
Generic I/O Decode Range 2 Base Address (GEN1_BASE) — R/W.
NOTE: The PCH does not provide decode down to the word or byte level.
Reserved
Generic Decode Range 2 Enable (GEN2_EN) — R/W.
0 = Disable.
1 = Enable the GEN2 I/O range to be forwarded to the LPC I/F
Attribute:
R/W
Size:
32 bit
Power Well:
Core
Description
Attribute:
R/W
Size:
32 bit
Power Well:
Core
Description
461

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents