Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 651

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

EHCI Controller Registers (D29:F0, D26:F0)
16.1.21
DEBUG_CAPID—Debug Port Capability ID Register
(USB EHCI—D29:F0, D26:F0)
Address Offset: 58h
Default Value:
Bit
Debug Port Capability ID — RO. Hardwired to 0Ah indicating that this is the start of a
7:0
Debug Port Capability structure.
16.1.22
NXT_PTR2—Next Item Pointer #2 Register
(USB EHCI—D29:F0, D26:F0)
Address Offset: 59h
Default Value:
Function Level Reset: No
Bit
Next Item Pointer 2 Capability — RO. This register points to the next capability in
7:0
the Function Level Reset capability structure.
16.1.23
DEBUG_BASE—Debug Port Base Offset Register
(USB EHCI—D29:F0, D26:F0)
Address Offset: 5Ah
Default Value:
Bit
15:13
12:0
16.1.24
USB_RELNUM—USB Release Number Register
(USB EHCI—D29:F0, D26:F0)
Address Offset: 60h
Default Value:
Bit
7:0
Datasheet
0Ah
98h
5Bh
20A0h
BAR Number — RO. Hardwired to 001b to indicate the memory BAR begins at offset
10h in the EHCI configuration space.
Debug Port Offset — RO. Hardwired to 0A0h to indicate that the Debug Port registers
begin at offset A0h in the EHCI memory range.
20h
USB Release Number — RO. A value of 20h indicates that this controller follows
Universal Serial Bus (USB) Specification, Revision 2.0.
Attribute:
RO
Size:
8 bits
Description
Attribute:
RO
Size:
8 bits
Description
Attribute:
RO
Size:
16 bits
Description
Attribute:
RO
Size:
8 bits
Description
651

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents