Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 644

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

16.1.4
PCISTS—PCI Status Register
(USB EHCI—D29:F0, D26:F0)
Address Offset: 06h
Default Value:
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to
the bit has no effect.
Bit
Detected Parity Error (DPE) — R/WC.
0 = No parity error detected.
15
1 = This bit is set by the PCH when a parity error is seen by the EHCI controller,
Signaled System Error (SSE) — R/WC.
0 = No SERR# signaled by the PCH.
14
1 = This bit is set by the PCH when it signals SERR# (internally). The SER_EN bit (bit 8
Received Master Abort (RMA) — R/WC.
0 = No master abort received by EHC on a memory access.
13
1 = This bit is set when EHC, as a master, receives a master abort status on a memory
Received Target Abort (RTA) — R/WC.
0 = No target abort received by EHC on memory access.
1 = This bit is set when EHC, as a master, receives a target abort status on a memory
12
Signaled Target Abort (STA) — RO. This bit is used to indicate when the EHCI function
11
responds to a cycle with a target abort. There is no reason for this to happen, so this bit
is hardwired to 0.
DEVSEL# Timing Status (DEVT_STS) — RO. This 2-bit field defines the timing for
10:9
DEVSEL# assertion.
Master Data Parity Error Detected (DPED) — R/WC.
0 = No data parity error detected on USB2.0 read completion packet.
8
1 = This bit is set by the PCH when a data parity error is detected on a USB 2.0 read
7
Fast Back to Back Capable (FB2BC) — RO. Hardwired to 1.
6
User Definable Features (UDF) — RO. Hardwired to 0.
5
66 MHz Capable (66 MHz _CAP) — RO. Hardwired to 0.
Capabilities List (CAP_LIST) — RO. Hardwired to 1 indicating that offset 34h contains a
4
valid capabilities pointer.
Interrupt Status — RO. This bit reflects the state of this function's interrupt at the
input of the enable/disable logic.
3
0 = This bit will be 0 when the interrupt is deasserted.
1 = This bit is a 1 when the interrupt is asserted.
The value reported in this bit is independent of the value in the Interrupt Enable bit.
2:0
Reserved
644
07h
0290h
regardless of the setting of bit 6 or bit 8 in the Command register or any other
conditions.
of the Command Register) must be 1 for this bit to be set.
access. This is treated as a Host Error and halts the DMA engines. This event can
optionally generate an SERR# by setting the SERR# Enable bit
access. This is treated as a Host Error and halts the DMA engines. This event can
optionally generate an SERR# by setting the SERR# Enable bit (D29:F0,
D26:F0:04h, bit 8).
completion packet on the internal interface to the EHCI host controller and bit 6 of
the Command register is set to 1.
EHCI Controller Registers (D29:F0, D26:F0)
Attribute:
R/WC, RO
Size:
16 bits
Description
.
Datasheet

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents