Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 605

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

SATA Controller Registers (D31:F2)
Bit
Unknown FIS Interrupt (UFS) — RO. When set to 1, this bit indicates that an
unknown FIS was received and has been copied into system memory. This bit is cleared
to 0 by software clearing the PxSERR.DIAG.F bit to 0. Note that this bit does not directly
4
reflect the PxSERR.DIAG.F bit. PxSERR.DIAG.F is set immediately when an unknown FIS
is detected, whereas this bit is set when the FIS is posted to memory. Software should
wait to act on an unknown FIS until this bit is set to 1 or the two bits may become out of
sync.
Set Device Bits Interrupt (SDBS) — R/WC. A Set Device Bits FIS has been received
3
with the I bit set and has been copied into system memory.
DMA Setup FIS Interrupt (DSS) — R/WC. A DMA Setup FIS has been received with
2
the I bit set and has been copied into system memory.
PIO Setup FIS Interrupt (PSS) — R/WC. A PIO Setup FIS has been received with the
1
I bit set, it has been copied into system memory, and the data related to that FIS has
been transferred.
Device to Host Register FIS Interrupt (DHRS) — R/WC. A D2H Register FIS has
0
been received with the I bit set, and has been copied into system memory.
14.4.2.6
PxIE—Port [5:0] Interrupt Enable Register (D31:F2)
Address Offset: Port 0: ABAR + 114h
Default Value:
This register enables and disables the reporting of the corresponding interrupt to
system software. When a bit is set (1) and the corresponding interrupt condition is
active, then an interrupt is generated. Interrupt sources that are disabled (0) are still
reflected in the status registers.
Bit
31
Cold Presence Detect Enable (CPDE) — RO. Cold Presence Detect is not supported.
Task File Error Enable (TFEE) — R/W. When set, and GHC.IE and PxTFD.STS.ERR
30
(due to a reception of the error register from a received FIS) are set, the PCH will
generate an interrupt.
Host Bus Fatal Error Enable (HBFE) — R/W. When set, and GHC.IE and PxS.HBFS
29
are set, the PCH will generate an interrupt.
Host Bus Data Error Enable (HBDE) — R/W. When set, and GHC.IE and PxS.HBDS
28
are set, the PCH will generate an interrupt.
Host Bus Data Error Enable (HBDE) — R/W. When set, GHC.IE is set, and
27
PxIS.HBDS is set, the PCH will generate an interrupt.
Interface Non-fatal Error Enable (INFE) — R/W. When set, GHC.IE is set, and
26
PxIS.INFS is set, the PCH will generate an interrupt.
25
Reserved
Overflow Error Enable (OFE) — R/W. When set, and GHC.IE and PxS.OFS are set,
24
the PCH will generate an interrupt.
Datasheet
Port 1: ABAR + 194h
Port 2: ABAR + 214h (if port available; see
Port 3: ABAR + 294h (if port available; see
Port 4: ABAR + 314h
Port 5: ABAR + 394h
00000000h
Description
Attribute:
R/W, RO
Section
Section
Size:
32 bits
Description
1.3)
1.3)
605

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents