Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 668

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

16.2.2.2
USB2.0_STS—USB 2.0 Status Register
Offset:
Default Value:
This register indicates pending interrupts and various states of the Host controller. The
status resulting from a transaction on the serial bus is not indicated in this register. See
the Interrupts description in section 4 of the EHCI specification for additional
information concerning USB 2.0 interrupt conditions.
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 has
no effect.
Bit
31:16
Reserved.
Asynchronous Schedule Status RO. This bit reports the current real status of the
Asynchronous Schedule.
0 = Disabled. (Default)
1 = Enabled.
15
NOTE: The Host controller is not required to immediately disable or enable the
Periodic Schedule Status RO. This bit reports the current real status of the Periodic
Schedule.
0 = Disabled. (Default)
1 = Enabled.
14
NOTE: The Host controller is not required to immediately disable or enable the Periodic
Reclamation RO. This read-only status bit is used to detect an empty asynchronous
13
schedule. The operational model and valid transitions for this bit are described in
Section 4 of the EHCI Specification.
HCHalted RO.
0 = This bit is a 0 when the Run/Stop bit is a 1.
12
1 = The Host controller sets this bit to 1 after it has stopped executing as a result of the
11:6
Reserved
Interrupt on Async Advance — R/WC. System software can force the host controller
to issue an interrupt the next time the host controller advances the asynchronous
5
schedule by writing a 1 to the Interrupt on Async Advance Doorbell bit (D29:F0,
D26:F0:CAPLENGTH + 20h, bit 6) in the USB2.0_CMD register. This bit indicates the
assertion of that interrupt source.
668
MEM_BASE + 24h–27h
00001000h
Asynchronous Schedule when software transitions the Asynchronous Schedule
Enable bit (D29:F0, D26:F0:CAPLENGTH + 20h, bit 5) in the USB2.0_CMD
register. When this bit and the Asynchronous Schedule Enable bit are the same
value, the Asynchronous Schedule is either enabled (1) or disabled (0).
Schedule when software transitions the Periodic Schedule Enable bit (D29:F0,
D26:F0:CAPLENGTH + 20h, bit 4) in the USB2.0_CMD register. When this bit and
the Periodic Schedule Enable bit are the same value, the Periodic Schedule is
either enabled (1) or disabled (0).
Run/Stop bit being set to 0, either by software or by the Host controller hardware
(such as, internal error). (Default)
EHCI Controller Registers (D29:F0, D26:F0)
Attribute:
R/WC, RO
Size:
32 bits
Description
Datasheet

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents