Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 755

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

SMBus Controller Registers (D31:F3)
18.2.16
SLV_CMD—Slave Command Register (SMBus—D31:F3)
Register Offset: SMB_BASE + 11h
Default Value:
Note:
This register is in the resume well and is reset by RSMRST#.
Bit
7:2
2
1
0
18.2.17
NOTIFY_DADDR—Notify Device Address Register
(SMBus—D31:F3)
Register Offset: SMB_BASE + 14h
Default Value:
Note:
This register is in the resume well and is reset by RSMRST#.
Bit
7:1
0
Datasheet
00h
Reserved
SMBALERT_DIS — R/W.
0 = Allows the generation of the interrupt or SMI#.
1 = Software sets this bit to block the generation of the interrupt or SMI# due to the
SMBALERT# source. This bit is logically inverted and ANDed with the
SMBALERT_STS bit (offset SMB_BASE + 00h, bit 5). The resulting signal is
distributed to the SMI# and/or interrupt generation logic. This bit does not effect
the wake logic.
HOST_NOTIFY_WKEN — R/W. Software sets this bit to 1 to enable the reception of a
Host Notify command as a wake event. When enabled this event is "OR'd" in with the
other SMBus wake events and is reflected in the SMB_WAK_STS bit of the General
Purpose Event 0 Status register.
0 = Disable
1 = Enable
HOST_NOTIFY_INTREN — R/W. Software sets this bit to 1 to enable the generation
of interrupt or SMI# when HOST_NOTIFY_STS (offset SMB_BASE + 10h, bit 0) is 1.
This enable does not affect the setting of the HOST_NOTIFY_STS bit. When the
interrupt is generated, either PIRQB# or SMI# is generated, depending on the value of
the SMB_SMI_EN bit (D31:F3:40h, bit 1). If the HOST_NOTIFY_STS bit is set when this
bit is written to a 1, then the interrupt (or SMI#) will be generated. The interrupt (or
SMI#) is logically generated by AND'ing the STS and INTREN bits.
0 = Disable
1 = Enable
00h
DEVICE_ADDRESS — RO. This field contains the 7-bit device address received during
the Host Notify protocol of the SMBus 2.0 Specification. Software should only consider
this field valid when the HOST_NOTIFY_STS bit (D31:F3:SMB_BASE +10, bit 0) is set
to 1.
Reserved
Attribute:
R/W
Size:
8 bits
Description
Attribute:
RO
Size:
8 bits
Description
755

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents