Interrupt Response Times - Renesas H8S/2319 series Hardware Manual

Renesas 16-bit single-chip microcomputer
Table of Contents

Advertisement

5.4.5

Interrupt Response Times

The chip is capable of fast word transfer instruction to on-chip memory, and the program area is
provided in on-chip ROM and the stack area in on-chip RAM, enabling high-speed processing.
Table 5-9 shows interrupt response times—the interval between generation of an interrupt request
and execution of the first instruction in the interrupt handling routine. The execution status
symbols used in table 5-9 are explained in table 5-10.
Table 5-9
Interrupt Response Times
No.
Item
Interrupt priority determination *
1
2
Number of wait states until executing
instruction ends *
3
PC, CCR, EXR stack save
4
Vector fetch
Instruction fetch *
5
Internal processing *
6
Total (using on-chip memory)
Notes: 1. Two states in case of internal interrupt.
2. Refers to MULXS and DIVXS instructions.
3. Prefetch after interrupt acceptance and interrupt handling routine prefetch.
4. Internal processing after interrupt acceptance and internal processing after vector fetch.
Table 5-10 Number of States in Interrupt Handling Routine Execution
Symbol
Instruction fetch
Branch address read
Stack manipulation
Legend:
m: Number of wait states in an external device access.
1
2
3
4
Internal
Memory
S
1
I
S
J
S
K
Advanced Mode
INTM1 = 0
3
1 to (19+2·S
)
I
2·S
K
2·S
I
2·S
I
2
12 to 32
Object of Access
External Device
8-Bit Bus
2-State
3-State
Access
Access
4
6+2m
Rev. 5.00, 12/03, page 133 of 1088
INTM1 = 1
3
1 to (19+2·S
)
I
3·S
K
2·S
I
2·S
I
2
13 to 33
16-Bit Bus
2-State
3-State
Access
Access
2
3+m

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2318 series

Table of Contents