Notes On Register Access; Register Descriptions - Renesas H8S/2319 series Hardware Manual

Renesas 16-bit single-chip microcomputer
Table of Contents

Advertisement

11.2

Register Descriptions

11.2.1
Timer Counter (TCNT)
Bit
:
7
Initial value :
0
R/W
:
R/W
TCNT is an 8-bit readable/writable *
When the TME bit is set to 1 in TCSR, TCNT starts counting pulses generated from the internal
clock source selected by bits CKS2 to CKS0 in TCSR. When the count overflows (changes from
H'FF to H'00), either the watchdog timer overflow signal (WDTOVF) *
interrupt (WOVI) is generated, depending on the mode selected by the WT/IT bit in TCSR.
TCNT is initialized to H'00 by a reset, in hardware standby mode, or when the TME bit is cleared
to 0. It is not initialized in software standby mode.
Notes: 1. TCNT is write-protected by a password to prevent accidental overwriting. For details
see section 11.2.4, Notes on Register Access.
2. The WDTOVF function is not available in the F-ZTAT versions.
11.2.2
Timer Control/Status Register (TCSR)
Bit
:
7
OVF
Initial value :
0
R/(W) *
R/W
:
Note: * Only 0 can be written, to clear the flag.
TCSR is an 8-bit readable/writable * register. Its functions include selecting the clock source to be
input to TCNT, and the timer mode.
TCR is initialized to H'18 by a reset and in hardware standby mode. It is not initialized in software
standby mode.
Note: * TCSR is write-protected by a password to prevent accidental overwriting. For details see
section 11.2.4, Notes on Register Access.
Rev. 5.00, 12/03, page 410 of 1088
6
5
0
0
R/W
R/W
1
up-counter.
6
5
WT/IT
TME
0
0
R/W
R/W
4
3
0
0
R/W
R/W
R/W
2
4
3
CKS2
1
1
R/W
2
1
0
0
0
0
R/W
R/W
or an interval timer
2
1
0
CKS1
CKS0
0
0
0
R/W
R/W

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2318 series

Table of Contents