Renesas H8S/2319 series Hardware Manual page 343

Renesas 16-bit single-chip microcomputer
Table of Contents

Advertisement

Bit 7
Bit 6
Channel
IOD3
IOD2
0
0
0
1
1
0
1
Notes: 1. When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and φ/1 is used as the TCNT1
count clock, this setting is invalid and input capture is not generated.
2. When the BFB bit in TMDR0 is set to 1 and TGR0D is used as a buffer register, this
setting is invalid and input capture/output compare is not generated.
Bit 5
Bit 4
IOD1
IOD0 Description
0
0
TGR0D
is output
1
compare
0
1
register *
1
0
0
1
1
0
1
0
0
TGR0D
is input
1
capture
×
1
register *
×
×
Output disabled
Initial output is 0
0 output at compare match
output
1 output at compare match
2
Toggle output at compare
match
Output disabled
Initial output is 1
0 output at compare match
output
1 output at compare match
Toggle output at compare
match
Capture input
Input capture at rising edge
source is
Input capture at falling edge
TIOCD0 pin
Input capture at both edges
2
Capture input
Input capture at TCNT1
count-up/count-down *
source is channel
1/count clock
Rev. 5.00, 12/03, page 313 of 1088
(Initial value)
1
×: Don't care

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2318 series

Table of Contents