Ssidmactl Register; Ssidmactl Register Field Descriptions - Texas Instruments Concerto F28M36 Series Technical Reference Manual

Table of Contents

Advertisement

SSI Registers
20.5.2.10 SSIDMACTL Register (Offset = 24h) [reset = 0h]
SSIDMACTL is shown in
Return to the
Summary
SSI DMA Control
31
30
23
22
15
14
7
6
Bit
Field
31-2
RESERVED
1
TXDMAE
0
RXDMAE
1472
M3 Synchronous Serial Interface (SSI)
Figure 20-19
and described in
Table.
Figure 20-19. SSIDMACTL Register
29
28
RESERVED
R-0h
21
20
RESERVED
R-0h
13
12
RESERVED
R-0h
5
4
RESERVED
R-0h
Table 20-13. SSIDMACTL Register Field Descriptions
Type
Reset
R
0h
R/W
0h
R/W
0h
Copyright © 2012–2019, Texas Instruments Incorporated
Table
20-13.
27
26
19
18
11
10
3
2
Description
Reserved
Transmit DMA Enable
Value Description
0 uDMA for the transmit FIFO is disabled.
1 uDMA for the transmit FIFO is enabled.
Reset type: PER.RESET
Receive DMA Enable
Value Description
0 uDMA for the receive FIFO is disabled.
1 uDMA for the receive FIFO is enabled.
Reset type: PER.RESET
SPRUHE8E – October 2012 – Revised November 2019
www.ti.com
25
24
17
16
9
8
1
0
TXDMAE
RXDMAE
R/W-0h
R/W-0h
Submit Documentation Feedback

Advertisement

Table of Contents
loading

Table of Contents