Timx Dma/Interrupt Enable Register (Timx_Dier) - ST STM32F101 series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F101 series:
Table of Contents

Advertisement

RM0008
15.4.4

TIMx DMA/Interrupt enable register (TIMx_DIER)

Address offset: 0x0C
Reset value: 0x0000
15
14
13
TDE
CC4DE CC3DE CC2DE CC1DE
Res.
Res
rw
Bit 15
Bit 14 TDE: Trigger DMA request enable
Bit 13
Bit 12 CC4DE: Capture/Compare 4 DMA request enable
Bit 11 CC3DE: Capture/Compare 3 DMA request enable
Bit 10 CC2DE: Capture/Compare 2 DMA request enable
Bit 9 CC1DE: Capture/Compare 1 DMA request enable
Bit 8 UDE: Update DMA request enable
Bit 7
Bit 6 TIE: Trigger interrupt enable
Bit 5
Bit 4 CC4IE: Capture/Compare 4 interrupt enable
Bit 3 CC3IE: Capture/Compare 3 interrupt enable
12
11
10
9
rw
rw
rw
rw
Reserved, must be kept at reset value.
0: Trigger DMA request disabled.
1: Trigger DMA request enabled.
Reserved, always read as 0
0: CC4 DMA request disabled.
1: CC4 DMA request enabled.
0: CC3 DMA request disabled.
1: CC3 DMA request enabled.
0: CC2 DMA request disabled.
1: CC2 DMA request enabled.
0: CC1 DMA request disabled.
1: CC1 DMA request enabled.
0: Update DMA request disabled.
1: Update DMA request enabled.
Reserved, must be kept at reset value.
0: Trigger interrupt disabled.
1: Trigger interrupt enabled.
Reserved, must be kept at reset value.
0: CC4 interrupt disabled.
1: CC4 interrupt enabled.
0: CC3 interrupt disabled.
1: CC3 interrupt enabled.
General-purpose timers (TIM2 to TIM5)
8
7
6
UDE
TIE
Res.
rw
rw
DocID13902 Rev 15
5
4
3
2
CC4IE
CC3IE
CC2IE
Res
rw
rw
rw
1
0
CC1IE
UIE
rw
rw
402/1128
417

Advertisement

Table of Contents
loading

This manual is also suitable for:

Stm32f107 seriesStm32f102 seriesStm32f103 seriesStm32f105 seriesStm32f101 series

Table of Contents