External Interrupt Configuration Register 1 (Afio_Exticr1); External Interrupt Configuration Register 2 (Afio_Exticr2) - ST STM32F101 series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F101 series:
Table of Contents

Advertisement

General-purpose and alternate-function I/Os (GPIOs and AFIOs)
9.4.3

External interrupt configuration register 1 (AFIO_EXTICR1)

Address offset: 0x08
Reset value: 0x0000
31
30
29
15
14
13
EXTI3[3:0]
rw
rw
rw
Bits 31:16
Bits 15:0 EXTIx[3:0]: EXTI x configuration (x= 0 to 3)
9.4.4

External interrupt configuration register 2 (AFIO_EXTICR2)

Address offset: 0x0C
Reset value: 0x0000
31
30
29
15
14
13
EXTI7[3:0]
rw
rw
rw
Bits 31:16
Reserved
Bits 15:0 EXTIx[3:0]: EXTI x configuration (x= 4 to 7)
These bits are written by software to select the source input for EXTIx external interrupt.
0000: PA[x] pin
0001: PB[x] pin
0010: PC[x] pin
0011: PD[x] pin
0100: PE[x] pin
0101: PF[x] pin
0110: PG[x] pin
191/1128
28
27
26
25
12
11
10
9
EXTI2[3:0]
rw
rw
rw
rw
Reserved
These bits are written by software to select the source input for EXTIx external interrupt.
Refer to
Section 10.2.5: External interrupt/event line mapping on page 208
0000: PA[x] pin
0001: PB[x] pin
0010: PC[x] pin
0011: PD[x] pin
0100: PE[x] pin
0101: PF[x] pin
0110: PG[x] pin
28
27
26
25
12
11
10
9
EXTI6[3:0]
rw
rw
rw
rw
DocID13902 Rev 15
24
23
22
21
Reserved
8
7
6
5
EXTI1[3:0]
rw
rw
rw
rw
24
23
22
21
Reserved
8
7
6
5
EXTI5[3:0]
rw
rw
rw
rw
20
19
18
17
4
3
2
1
EXTI0[3:0]
rw
rw
rw
rw
20
19
18
17
4
3
2
1
EXTI4[3:0]
rw
rw
rw
rw
RM0008
16
0
rw
16
0
rw

Advertisement

Table of Contents
loading

This manual is also suitable for:

Stm32f107 seriesStm32f102 seriesStm32f103 seriesStm32f105 seriesStm32f101 series

Table of Contents