Sdio Data Fifo Register (Sdio_Fifo); Sdio Register Map; Table 168. Sdio Register Map - ST STM32F101 series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F101 series:
Table of Contents

Advertisement

Secure digital input/output interface (SDIO)
22.9.15

SDIO data FIFO register (SDIO_FIFO)

Address offset: 0x80
Reset value: 0x0000 0000
The receive and transmit FIFOs can be read or written as 32-bit wide registers. The FIFOs
contain 32 entries on 32 sequential addresses. This allows the CPU to use its load and store
multiple operands to read from/write to the FIFO.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw
bits 31:0 FIFOData: Receive and transmit FIFO data
22.9.16

SDIO register map

The following table summarizes the SDIO registers.
Offset
Register
0x00
SDIO_POWER
0x04
SDIO_CLKCR
0x08
SDIO_ARG
0x0C
SDIO_CMD
SDIO_RESPC-
0x10
MD
0x14
SDIO_RESP1
0x18
SDIO_RESP2
0x1C
SDIO_RESP3
0x20
SDIO_RESP4
SDIO_DTIM-
0x24
ER
0x28
SDIO_DLEN
0x2C
SDIO_DCTRL
611/1128
The FIFO data occupies 32 entries of 32-bit words, from address:
SDIO base + 0x080 to SDIO base + 0xFC.

Table 168. SDIO register map

Reserved
DocID13902 Rev 15
FIF0Data
CMDARG
Reserved
CARDSTATUS1
CARDSTATUS2
CARDSTATUS3
CARDSTATUS4
DATATIME
DATALENGTH
9
8
7
6
5
4
3
RESPCMD
RM0008
2
1
0

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F101 series and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Stm32f107 seriesStm32f102 seriesStm32f103 seriesStm32f105 seriesStm32f101 series

Table of Contents