Intel Cyclone 10 GX User Manual page 51

Phy
Hide thumbs Also See for Cyclone 10 GX:
Table of Contents

Advertisement

2. Implementing Protocols in Intel Cyclone 10 GX Transceivers
UG-20070 | 2018.09.24
Name
tx_pma_iqtxrx_clko
t
u
tx_pma_elecidle[<n
>-1:0]
rx_seriallpbken[<n
>-1:0]
Table 40.
RX PMA Ports
Name
rx_serial_data[<n>
-1:0]
rx_cdr_refclk0
rx_cdr_refclk1
rx_cdr_refclk4
rx_analog_reset_ac
k
rx_pma_clkout
rx_pma_div_clkout
rx_pma_iqtxrx_clko
ut
rx_pma_clkslip
rx_is_lockedtodat
a[<n>-1:0]
rx_is_lockedtoref[
<n>-1:0]
Send Feedback
Direction
Clock Domain
Output
Clock
Input
Asynchronous
Input
Asynchronous
Direction
Clock Domain
Input
N/A
Input
Clock
Optional Ports
Input
Clock
Output
Asynchronous
Output
Clock
Output
Clock
Output
Clock
Output
Clock
Output
rx_clkout
Output
rx_clkout
Description
This port is available if you turn on Enable tx_
pma_iqtxrx_clkout port in the Transceiver Native PHY IP
core Parameter Editor. This output clock can be used to
cascade the TX PMA output clock to the input of a PLL.
When you assert this signal, the transmitter is forced to
electrical idle. This port has no effect when you configure the
transceiver for the PCI Express protocol.
This port is available if you turn on Enable rx_seriallpbken
port in the Transceiver Native PHY IP core Parameter
Editor. The assertion of this signal enables the TX to RX
serial loopback path within the transceiver. This signal can be
enabled in Duplex or Simplex mode. If enabled in Simplex
mode, you must drive the signal on both the TX and RX
instances from the same source. Otherwise the design fails
compilation.
Description
Specifies serial data input to the RX PMA.
Specifies reference clock input to the RX clock data recovery
(CDR) circuitry.
Specifies reference clock inputs to the RX clock data recovery
(CDR) circuitry.
Enables the optional rx_pma_analog_reset_ack output. This
port should not be used for register mode data transfers.
This clock is the recovered parallel clock from the RX CDR
circuitry.
The deserializer generates this clock. This is used to drive core
logic, PCS-to-FPGA fabric interface, or both. If you specify a
rx_pma_div_clkout division factor of 1 or 2, this clock output
is derived from the PMA parallel clock (low speed parallel
clock). If you specify a rx_pma_div_clkout division factor of
33, 40, or 66, this clock is derived from the PMA serial clock.
This clock is commonly used when the interface to the RX FIFO
runs at a different rate than the PMA parallel clock (low speed
parallel clock) frequency, such as 66:40 applications.
This port is available if you turn on Enable rx_
pma_iqtxrx_clkout port in the Transceiver Native PHY IP
core Parameter Editor. This output clock can be used to
cascade the RX PMA output clock to the input of a PLL.
When asserted, indicates that the deserializer has either
skipped one serial bit or paused the serial clock for one cycle to
achieve word alignment. As a result, the period of the parallel
clock could be extended by 1 unit interval (UI) during the clock
slip operation.
When asserted, indicates that the CDR PLL is locked to the
incoming data,
rx_serial_data
When asserted, indicates that the CDR PLL is locked to the
input reference clock.
®
®
Intel
Cyclone
.
continued...
10 GX Transceiver PHY User Guide
51

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents