Intel Cyclone 10 GX User Manual page 292

Phy
Hide thumbs Also See for Cyclone 10 GX:
Table of Contents

Advertisement

RX bitslip is engaged when the RX block synchronizer or
shift the word boundary. On the rising edge of the bitslip signal of the RX block
synchronizer or
one serial bit or 1UI. Each bit slip removes the earliest received bit from the received
data.
Figure 188. RX Bitslip
rx_bitslip
rx_clkout
tx_ready
rx_ready
tx_parallel_data (hex)
00000001
rx_bitslip
rx_parallel_data (hex)
The receiver gearbox can invert the polarity of the incoming data. This is useful if the
receiver signals are reversed on the board or backplane layout. Enable polarity
inversion through the Native PHY IP Parameter Editor.
Data valid generation logic is essential for gearbox operation. Each block of data is
accompanied by
valid or not. The data valid toggling pattern is dependent on the data width conversion
ratio. For example, if the ratio is 66:40, the data valid signal is high in 20 out of 33
cycles or approximately 2 out of 3 cycles and the pattern repeats every 33
rx_clkout
5.2.2.2. Block Synchronizer
The block synchronizer determines the block boundary of a 66-bit word in the case of
the 10GBASE-R protocol or a 67-bit word in the case of the Interlaken protocol. The
incoming data stream is slipped one bit at a time until a valid synchronization header
(bits 65 and 66) is detected in the received data stream. After the predefined number
of synchronization headers (as required by the protocol specification) is detected, the
block synchronizer asserts
receiver PCS blocks down the receiver datapath and to the FPGA fabric.
Note:
The block synchronizer is designed in accordance with Interlaken Protocol specification
(as described in Figure 13 of Interlaken Protocol Definition v1.2) and 10GBASE-R
protocol specification (as described in IEEE 802.3-2008 clause-49).
5.2.2.3. Interlaken Disparity Checker
The Interlaken disparity checker examines the received inversion bit inserted by the
far end disparity generator, to determine whether to reverse the inversion process of
the Interlaken disparity generation.
Note:
The Interlaken disparity checker is available to implement the Interlaken protocol.
®
®
Intel
Cyclone
10 GX Transceiver PHY User Guide
292
from the FPGA fabric, the word boundary is shifted by
rx_bitslip
is toggled two times, which shifts the
00000000
00100000
The first rising edge of
rx_bitslip makes 1 serial bit
rx_enh_data_valid
RX low-speed parallel clock cycles.
rx_enh_blk_lock
5. Cyclone 10 GX Transceiver PHY Architecture
rx_bitslip
boundary two bits.
rx_parallel_data
00200000
The second rising edge of rx_bitslip
makes another serial bit slip.
data valid signal which "qualifies" the block as
(block lock status signal) to other
UG-20070 | 2018.09.24
is enabled to
00400000
Send Feedback

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents