3.11.2.1. Implementing x6/xN Bonding Mode
Figure 142. PHY IP Core and PLL IP Core Connection for x6/xN Bonding Mode
Steps to implement a x6/xN bonded configuration
1. You can instantiate either the ATX PLL or the fPLL for x6/xN bonded configuration.
•
The CMU PLL cannot drive the Master CGB, only the ATX PLL or fPLL can be
used for bonded configurations.
2. Configure the PLL IP core using the IP Parameter Editor. Enable Include
Master Clock Generation Block and Enable bonding clock output ports.
3. Configure the Native PHY IP core using the IP Parameter Editor .
•
Set the Native PHY IP core TX Channel bonding mode to either PMA
bonding or PMA/PCS bonding .
•
Set the number of channels required by your design. In this example, the
number of channels is set to 10.
4. Create a top level wrapper to connect the PLL IP core to Native PHY IP core.
®
®
Intel
Cyclone
10 GX Transceiver PHY User Guide
236
Transceiver PLL
Instance (5 GHz)
x1
x6
ATX PLL
Master
CGB
Legend:
TX channels placed in the same transceiver bank.
TX channels placed in the adjacent transceiver bank.
3. PLLs and Clock Networks
Native PHY Instance
(10 CH x6/xN Bonding 10 Gbps)
x6
TX Channel
x6
TX Channel
x6
TX Channel
x6
TX Channel
xN
TX Channel
xN
TX Channel
xN
TX Channel
xN
TX Channel
xN
TX Channel
xN
TX Channel
UG-20070 | 2018.09.24
Send Feedback
Need help?
Do you have a question about the Cyclone 10 GX and is the answer not in the manual?