STMicroelectronics STM32WL5 Series Reference Manual page 499

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Table of Contents

Advertisement

RM0453
15
Nested vectored interrupt controller (NVIC)
15.1
NVIC main features
CPU1 NVIC features:
62 maskable interrupt channels (not including the sixteen Cortex-M4 with DSP interrupt
lines)
16 programmable priority levels (four bits of interrupt priority used)
Low-latency exception interrupt handling
Power management control
Implementation of system control registers
CPU2 NVIC features:
32 maskable interrupt channels (not including the sixteen Cortex
Four programmable priority levels (two bits of interrupt priority used)
Low-latency exception interrupt handling
Power management control
The NVICs and the processor cores interfaces are closely coupled, resulting in low-latency
interrupt processing and efficient processing of late arriving interrupts.
All interrupts including the core exceptions are managed by the NVIC.
For more information on exceptions and NVIC programming, refer to the PM0214
programming manual for Cortex
®
Cortex
-M0+ (PM0223).
15.2
Interrupt block diagram
The different peripheral interrupts are connected in different ways, depending on the sharing
between the two CPUs.
To prevent a peripheral or EXTI interrupt to trigger both CPUs, they can be masked either in
the NVIC, or, for the NVIC vector sharing multiple peripheral interrupts, by a pre-mask in the
SYSCFG registers (see
Nested vectored interrupt controller (NVIC)
®
-M4 (PM0214), and programming manual for
Section 11: System configuration controller
RM0453 Rev 5
®
-M0+ interrupt lines)
(SYSCFG)).
499/1450
505

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WL5 Series and is the answer not in the manual?

Subscribe to Our Youtube Channel

This manual is also suitable for:

Stm32wl55 seriesStm32wl54 series

Table of Contents