STMicroelectronics STM32WL5 Series Reference Manual page 937

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Table of Contents

Advertisement

RM0453
Bit 10 OSSI: Off-state selection for Idle mode
This bit is used when MOE=0 on channels configured as outputs.
See OC/OCN enable description for more details
enable register (TIMx_CCER)(x = 16 to 17) on page
0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0)
1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE=1 or
CCxNE=1. OC/OCN enable output signal=1)
Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK
Bits 9:8 LOCK[1:0]: Lock configuration
These bits offer a write protection against software errors.
00: LOCK OFF - No bit is write protected
01: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2
register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written.
10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCER
register, as long as the related channel is configured in output through the CCxS bits) as well
as OSSR and OSSI bits can no longer be written.
11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in
TIMx_CCMRx registers, as long as the related channel is configured in output through the
CCxS bits) can no longer be written.
Note: The LOCK bits can be written only once after the reset. Once the TIMx_BDTR register
Bits 7:0 DTG[7:0]: Dead-time generator setup
This bit-field defines the duration of the dead-time inserted between the complementary
outputs. DT correspond to this duration.
DTG[7:5] = 0xx => DT = DTG[7:0] x t
DTG[7:5] = 10x => DT = (64 + DTG[5:0]) x t
DTG[7:5] = 110 => DT = (32 + DTG[4:0]) x t
DTG[7:5] = 111 => DT = (32 + DTG[4:0]) x t
Example if t
0 to 15875 ns by 125 ns steps,
16 µs to 31750 ns by 250 ns steps,
32 µs to 63 µs by 1 µs steps,
64 µs to 126 µs by 2 µs steps
Note: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed
27.4.15
TIMx DMA control register (TIMx_DCR)(x = 16 to 17)
Address offset: 0x48
Reset value: 0x0000
15
14
13
Res.
Res.
Res.
bits in TIMx_BDTR register).
has been written, their content is frozen until the next reset.
= 125 ns (8 MHz), dead-time possible values are:
DTS
(LOCK bits in TIMx_BDTR register).
12
11
10
9
DBL[4:0]
rw
rw
rw
rw
General-purpose timers (TIM16/TIM17)
(Section 27.4.8: TIMx capture/compare
with t
= t
dtg
dtg
with t
dtg
with t
dtg
with t
dtg
8
7
6
Res.
Res.
rw
RM0453 Rev 5
930).
DTS
= 2 x t
dtg
DTS
= 8 x t
dtg
DTS
= 16 x t
dtg
DTS
5
4
3
2
Res.
DBA[4:0]
rw
rw
rw
1
0
rw
rw
937/1450
944

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WL5 Series and is the answer not in the manual?

Subscribe to Our Youtube Channel

This manual is also suitable for:

Stm32wl55 seriesStm32wl54 series

Table of Contents