Motorola PowerQUICC II MPC8280 Series Reference Manual page 122

Table of Contents

Advertisement

Overview
System
Register
Unit
+
Integer
Unit
/
+
*
XER
Completion
Unit
Power
Dissipation
Control
JTAG/COP
Interface
Figure 2-1. MPC8280 Integrated Processor Core Block Diagram
2-2
Freescale Semiconductor, Inc.
Sequential
Fetcher
64-Bi
Instruction
Queue
Dispatch Unit
32-Bit
GPR File
Load/Store
Unit
GP Rename
Registers
D MMU
SRs
DTLB
Time Base
Counter/
Decrementer
Tags
Clock
Multiplier
Touch Load Buffer
Copy-Back Buffer
32-Bit Address Bus
32-/64-Bit Data Bus
MPC8280 PowerQUICC II Family Reference Manual
For More Information On This Product,
Go to: www.freescale.com
64-Bit (Two Instructions)
Branch
64-Bit
Processing
Unit
t
CTR
CR
LR
64-Bit (Two Instructions)
Instruction Unit
64-Bit
64-Bit
FPR File
FP Rename
Registers
+
32-Bit
64-Bit
DBAT
Array
16-Kbyte
D Cache
Core Interface
Floating-
Point Unit
+
/
*
FPSCR
I MMU
SRs
IBAT
Array
ITLB
16-Kbyte
Tags
I Cache
MOTOROLA

Advertisement

Table of Contents
loading

This manual is also suitable for:

Powerquicc ii mpc8270Powerquicc ii mpc8275Powerquicc ii mpc8280

Table of Contents