Cirrus Logic EP93 Series User Manual page 377

Arm 9 embedded processor family
Table of Contents

Advertisement

Chip Reset:
0x0000_0000
Soft Reset:
Unchanged
Definition:
Receive Buffer Current Address register. The Receive buffer current address
contains the current address being used to transfer receive data. This value
may be useful in debugging.
Bit Descriptions:
RBCA:
RXStsQBAdd
31
30
29
28
15
14
13
12
Address:
0x8001_00A0 - Read/Write
Chip Reset:
0x0000_0000
Soft Reset:
Unchanged
Definition:
Receive Status Queue Base Address. The Receive Status Queue Base
Address defines the system memory address of the receive status queue.
This address is used by the MAC to reload the Receive Current Status
Address whenever the end of the status queue is reached. The base address
should be set at initialization time and must be set to a word aligned memory
address.
Bit Descriptions:
RSQBA:
DS785UM1
Receive Buffer Current Address.
27
26
25
24
RSQBA
11
10
9
8
RSQBA
Receive Status Queue Base Address.
Copyright 2007 Cirrus Logic
1/10/100 Mbps Ethernet LAN Controller
23
22
21
20
7
6
5
4
EP93xx User's Guide
19
18
17
16
3
2
1
0
9-75
9

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the EP93 Series and is the answer not in the manual?

This manual is also suitable for:

Ep9315Ep9301Ep9302Ep9307Ep9312

Table of Contents