Cirrus Logic EP93 Series User Manual page 580

Arm 9 embedded processor family
Table of Contents

Advertisement

UART3 With HDLC Encoder
EP93xx User's Guide
16
UART3RXSts
31
30
15
14
Address:
Default:
Definition:
Bit Descriptions:
16-4
29
28
27
26
13
12
11
10
RSVD
0x808E_0004 - Read/Write
0x0000_0000
UART3 Receive Status Register and Error Clear Register. Provides receive
status of the data value last read from the UART3Data. A write to this register
clears the framing, parity, break and overrun errors. The data value is not
important.
RSVD:
OE:
Copyright 2007 Cirrus Logic
a 3-bit status (break, frame and parity) is pushed onto the
11-bit wide receive FIFO
• if the FIFOs are not enabled, the data byte and status are
stored in the receiving holding register (the bottom word of
the receive FIFO).
The received data byte is read by performing reads from
the UART3Data register, while the corresponding status
information can be read by a successive read of the
UART3RXSts register.
25
24
23
22
RSVD
9
8
7
6
Reserved. Unknown During Read.
Overrun Error.
1 - when data is received and the FIFO is already full.
0 - Cleared by a write to UART3RXSts.
The FIFO contents remain valid since no further data is
written when the FIFO is full. Only the contents of the shift
register are overwritten. The data must be read in order to
empty the FIFO.
21
20
19
18
5
4
3
2
OE
BE
17
16
1
0
PE
FE
DS785UM1

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the EP93 Series and is the answer not in the manual?

This manual is also suitable for:

Ep9315Ep9301Ep9302Ep9307Ep9312

Table of Contents