Cirrus Logic EP93 Series User Manual page 58

Arm 9 embedded processor family
Table of Contents

Advertisement

ARM920T Core and Advanced High-Speed Bus (AHB)
EP93xx User's Guide
2
Address
0x8002_0030
0x8002_0034
0x8002_0038
0x8002_003C
0x8002_0040
0x8002_0044
0x8002_0048
0x8002_004C
0x8002_0050
0x8002_0054
0x8002_0058
0x8002_005C
0x8002_0080
0x8002_0084
0x8003_xxxx
0x8003_0000
0x8003_0004
0x8003_0008
0x8003_000C
0x8003_0010
0x8003_0014
0x8003_0018
0x8003_001C
0x8003_0020
0x8003_0024
0x8003_0028
0x8003_002C
0x8003_0030
0x8003_0034
0x8003_0038
0x8003_003C
0x8003_0040
0x8003_0044
0x8003_0048
0x8003_004C
0x8003_0050
0x8003_0054
0x8003_0058
0x8003_005C
0x8003_0060
0x8003_0064
0x8003_0068
2-20
Table 2-8. Internal Register Map (Continued)
Register Name
HcDoneHead
HcFmInterval
HcFmRemaining
HcFmNumber
HcPeriodicStart
HcLSThreshold
HcRhDescriptorA
HcRhDescriptorB
HcRhStatus
HcRhPortStatus[1]
HcRhPortStatus[2]
HcRhPortStatus[3]
USBCtrl
USBHCI
RASTER
VLinesTotal
VSyncStrtStop
VActiveStrtStop
VClkStrtStop
HClkTotal
HSyncStrtStop
HActiveStrtStop
HClkStrtStop
Brightness
VideoAttribs
VidScrnPage
VidScrnHPage
ScrnLines
LineLength
VLineStep
LineCarry
BlinkRate
BlinkMask
BlinkPattrn
PattrnMask
BkgrndOffset
PixelMode
ParllIfOut
ParllIfIn
CursorAdrStart
CursorAdrReset
CursorSize
Copyright 2007 Cirrus Logic
Register Description
USB Host Controller Done Head
USB Host Controller Fm Interval
USB Host Controller Fm Remaining
USB Host Controller Fm Number
USB Host Controller Periodic Start
USB Host Controller LS Threshold
USB Host Controller Root Hub Descriptor A
USB Host Controller Root Hub Descriptor B
USB Host Controller Root Hub Status
USB Host Controller Root Hub Port Status 1
USB Host Controller Root Hub Port Status 2
USB Host Controller Root Hub Port Status 3
USB Configuration Control
USB Host Controller Interface Status
Raster Control Registers
Total Number of vertical frame lines
Vertical sync pulse setup
Vertical blanking setup
Vertical clock active frame
Total Number of horizontal line clocks
Horizontal sync pulse setup
Horizontal blanking setup
Horizontal clock active frame
PWM brightness control
Video state machine parameters
Starting address of video screen
Starting address of video screen half page
Number of active lines scanned to the screen
Length in words of data for lines
Memory step for each line
Horizontal/vertical offset parameter
Blink counter setup
Logic mask applied to pixel to perform blink operation
Compare value for determining blinking pixels
Mask to limit pattern
Background color or blink offset value
Pixel mode definition setup Register
Parallel interface write/control Register
Parallel interface read/setup Register
Word location of the top left corner of cursor to be displayed
Location of first word of cursor to be scanned after last line
Cursor height, width, and step size Register
SW
Lock
N
N
N
N
N
N
N
N
N
N
N
N
N
N
Y
Y
Y
Y
Y
Y
Y
Y
N
Y
N
N
N
N
N
Y
N
N
N
N
N
N
N
N
N
N
N
DS785UM1

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the EP93 Series and is the answer not in the manual?

This manual is also suitable for:

Ep9315Ep9301Ep9302Ep9307Ep9312

Table of Contents