16
17
R
W
RESET:
1
1
Bit
Name
0:3
—
4:31
ADRTO
16.2.8
Arbiter Data Tenure Time-Out Register (R/W)—MBAR + 0x1F5C
The Arbiter Data Tenure Time-out Register provides an expiration value to the arbiter watchdog for data tenures. After a data tenure is initiated
with a DBB signal assertion by the master, the data tenure watchdog starts counting until either TA is asserted, or the counter expires. If
expiration occurs before TA is encountered, the arbiter issues a TEA assertion for the data tenure. Subsequently, the Arbiter Status Register,
bit 30 (DT) is set, and an interrupt is generated if the Arbiter Interrupt Enable Register, bit 30 (DTE) is set.
The Arbiter Data Tenure watchdog can be enabled/disabled via the Arbiter Configuration Register, bit 29 (AT).
msb 0
1
R
Rsvd
W
RESET:
0
0
16
17
R
W
RESET:
1
1
Bit
Name
0:3
—
4:31
DATTO
16.2.9
Arbiter Bus Activity Time-Out Register (R/W)—MBAR + 0x1F60
The Arbiter Bus Activity Time-out Register provides an expiration value to the arbiter watchdog for bus activity. The watchdog monitors bus
activity, after the counter expires due to excessive bus idle time, the Arbiter Status Register, bit 29 (BA) is set, and an interrupt is generated
if the Arbiter Interrupt Enable Register, bit 29 (BAE) is set.
The Arbiter Bus Activity watchdog can be enabled/disabled via the Arbiter Configuration Register, bit 28 (BA).
msb 0
1
R
W
RESET:
1
1
Freescale Semiconductor
18
19
20
21
22
1
1
1
1
1
Reserved
Address Tenure Time-out. Contains the upper 28 bits of the Address Time-out Counter.
Values represent increments of 16. Default value is 0xFFFFFFF.
Table 16-8. Arbiter Data Tenure Time-Out Register
2
3
4
5
6
0
0
1
1
1
18
19
20
21
22
1
1
1
1
1
Reserved
Data Tenure Time-out. Contains the upper 28 bits of the DataTime-out Counter. Values
represent increments of 16. Default value is 0xFFFFFFF.
Table 16-9. Arbiter Bus Activity Time-Out Register
2
3
4
5
6
1
1
1
1
1
MPC5200B Users Guide, Rev. 1
XLB Arbiter Registers—MBAR + 0x1F00
23
24
25
26
ADRTO[16:31]
1
1
1
1
Description
7
8
9
10
DATTO[4:15]
1
1
1
1
23
24
25
26
DATTO[16:31]
1
1
1
1
Description
7
8
9
10
BUSTO[0:15]
1
1
1
1
27
28
29
30
31 lsb
1
1
1
1
11
12
13
14
15
1
1
1
1
27
28
29
30
31 lsb
1
1
1
1
11
12
13
14
15
1
1
1
1
1
1
1
1
16-9