Other Resets; Internal Hard Reset Vs External Hreset Assertion - Freescale Semiconductor MPC5200B User Manual

Freescale semiconductor board users guide
Table of Contents

Advertisement

All Power
Supplies
SYS_XTAL
PORRESET
HRESET
SRESET
When external HRESET is asserted, internal reset logic catches the reset signal held low and asserts internal hard and soft resets for 4096
reference clock cycles. The external reset signal must be held low for at least 4 reference clock cycles (must catch 4 rising edges of reference
clock) to be recognized and assert the internal reset signals.
Reference clock
HRESET
1 edge
2 edges
3 edges
Internal
Reset
Figure 4-3. Internal Hard Reset vs External HRESET Assertion
The Clock Distribution Module contains a register that can be written by the microprocessor to assert soft reset. Writing the SRESET bit in
this register to zero causes external SRESET and internal soft reset to be asserted.
4.5

Other Resets

MPC5200B has four other reset signals. These signals are specific to certain peripheral modules and are controlled in the context of that
module, not globally.
.
PCI_RESET
PCI bus reset output. Generated by processor write to a PCI register.
AC97_1_RES
AC97 reset output. Generated from the AC97 PSC1 module.
AC97_2_RES
AC97 reset output. Generated from the AC97 PSC2 module.
Freescale Semiconductor
≥100 us
Figure 4-2. PORRESET Assertion
4
Table 4-1. Module Specific Reset Signals
MPC5200B Users Guide, Rev. 1
4096 ref cycles
4096 ref cycles
Definition
Other Resets
4-3

Advertisement

Table of Contents
loading

Table of Contents