Bdlc Operating Modes State Diagram - Freescale Semiconductor MPC5200B User Manual

Freescale semiconductor board users guide
Table of Contents

Advertisement

Modes of Operation
Any MCU reset source asserted
BDLCE cleared in DLCSCR
Network activity or
other MCU wake-up
BDLC Stop
Power Off
This mode is entered from the Reset mode whenever the BDLC module supply voltage V
value for the BDLC module to guarantee operation. The BDLC module will be placed in the Reset mode by a system Low Voltage
Reset (LVR) before being powered down. In this mode, the pin input and output specifications are not guaranteed.
Reset
This mode is entered from the Power Off mode whenever the BDLC module supply voltage V
value (V
) and some MCU reset source is asserted. To prevent the BDLC from entering an unknown state, the internal MCU
dd(MIN)
reset is asserted while powering up the BDLC module. BDLC Reset mode is also entered from any other mode as soon as one of
the MCU's possible reset sources (e.g. LVR, POR, COP watchdog, Reset pin etc.) is asserted.
In this mode, the internal BDLC module voltage references are operative, V
their reset state and the internal BDLC module system clock is running. Registers will assume their reset condition. Outputs are held
in their programmed Reset state, inputs and network activity are ignored.
BDLC Disabled
This mode is entered from the Reset mode after all MCU reset sources are no longer asserted. It is entered from the Run mode
whenever the BDLCE bit in the BDLC Control Register is cleared.
In this mode the mux interface clock (f
operation on the J1850 bus. The IP bus interface clocks are left running in this mode to allow access to all BDLC module registers
for initialization.
20-2
Power Off
≤ V
V
(Min.)
dd
dd
(from any mode)
STOP instruction or
(WAIT instruction and WCM=1)
Figure 20-1. BDLC Operating Modes State Diagram
) is stopped to conserve power and allow the BDLC module to be configured for proper
bdlc
MPC5200B Users Guide, Rev. 1
V
> V
(Min.) and
dd
dd
Any MCU reset source asserted
Reset
No MCU reset source asserted
BDLC
Disabled
Run
(WAIT instruction and WCM=0)
is supplied to the internal circuits, which are held in
dd
BDLCE set in DLCSCR
Network activity or
other MCU wake-up
BDLC Wait
drops below its minimum specified
dd
rises above its minimum specified
dd
Freescale Semiconductor

Advertisement

Table of Contents
loading

Table of Contents