Intel Arria 10 User Manual page 522

Transceiver phy
Hide thumbs Also See for Arria 10:
Table of Contents

Advertisement

The following table shows the addresses and bits for transmitter PLL switching. The
number of exposed
transmitter PLLs you specify. Use the Native PHY reconfiguration interface for this
operation.
Table 267.
Register Map for Switching Transmitter PLLs
Transceiver Native PHY
Port
tx_serial_clk0
tx_serial_clk1
tx_serial_clk2
tx_serial_clk3
N/A
When performing a PLL switch, you must specify the lookup register address and bit
values you want to switch to. The following procedure describes selection of a specific
transmitter PLL when more than one PLL is connected to a channel. To change the
data rate of the CDR, follow the detailed steps for reconfiguring channel and PLL
blocks. After determining the logical PLL to switch to, follow this procedure to switch
to the desired transmitter PLL:
1. Perform the necessary steps from steps 1 to 7 in Steps to Perform Dynamic
Reconfiguration.
2. Read from the appropriate lookup register address (refer to
522) and save the required 4-bit pattern. For example, switching to logical
requires saving bits [7:4] of address 0x117.
3. Encode the 4-bit value read in the previous step into an 8-bit value according to
the following table:
Table 268.
Logical PLL Encoding
4-bit Logical PLL Bits
[3..0]
[7..4]
®
®
Intel
Arria
10 Transceiver PHY User Guide
522
tx_serial_clk
Description
Represents logical
. Lookup register
PLL0
stores the mapping from logical
PLL.
Represents logical
. Lookup register
PLL1
stores the mapping from logical
PLL.
Represents logical
. Lookup register
PLL2
stores the mapping from logical
PLL.
Represents logical
. Lookup register
PLL3
stores the mapping from logical
PLL.
PLL selection MUX
{~logical_PLL_offset_readdata[3],
logical_PLL_offset_readdata[1:0],logical_PLL_offset_readdata[3],
logical_PLL_offset_readdata[3:0] }
{~logical_PLL_offset_readdata[7],
logical_PLL_offset_readdata[5:4],logical_PLL_offset_readdata[7],
logical_PLL_offset_readdata[7:4] }
6. Reconfiguration Interface and Dynamic Reconfiguration
bits varies according to the number of
0x117 (Lookup Register)
x117[3:0]
to the physical
PLL0
0x117 (Lookup Register)
x117[7:4]
to the physical
PLL1
0x118 (Lookup Register)
x118[3:0]
to the physical
PLL2
0x118 (Lookup Register)
x118[7:4]
to the physical
PLL3
0x111
8-bit Mapping to Address 0x111
UG-01143 | 2018.06.15
Address
Bits
[3:0]
[7:4]
[3:0]
[7:4]
[7:0]
Table 267
on page
PLL1

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents