Intel Arria 10 User Manual page 341

Transceiver phy
Hide thumbs Also See for Arria 10:
Table of Contents

Advertisement

2. Implementing Protocols in Arria 10 Transceivers
UG-01143 | 2018.06.15
Document
Version
Made the following changes to the CPRI section:
Updated the "Connection Guidelines for a CPRI PHY Design" figure.
Added table for the "Behavior of word aligner status signals for varying interface widths", when in
Manual Mode.
Made the following changes to the Other Protocols section:
Updated the "Connection Guidelines for a PCS Direct PHY Design" figure.
Updated the "Connection Guidelines for an Enhanced PCS in Low Latency Mode Design" figure.
Updated the description following the "Rate Match FIFO Insertion with Four Skip Patterns Required
for Insertion" figure.
Added a Note to the "TX Bit Slip" section.
Changed the value for rx_parallel_data in the "TX Bit Slip in 8-bit Mode" and "TX Bit Slip in 16-bit
Mode" figures.
Made the following changes to the XAUI PHY IP Core section:
Removed the
section.
Made the following changes to the Using the Arria 10 Transceiver Native PHY IP Core section:
Updated the figure for Transceiver Native PHY IP Core Parameter Editor.
PMA parameters
— Updated the PMA parameter categorization in the TX PMA and RX PMA "Equalization" section.
— Added parameters
— Added parameters
— Updated "RX PMA Parameters" table into "RX CDR Options" and "Equalization" sections.
— Removed the option
— Updated the description of "CTLE Adaptation Mode" and "DFE Adaptation Mode" in "RX PMA"
— Updated value and description for parameter
— Updated value and description for parameter
2014.12.15
Made the following changes to the Using the Arria 10 Transceiver Native PHY IP Core section:
Updated the description of
Added a new section Enhanced PCS TX and RX Control Ports to better describe the
and
tx_control
Updated the clock domain information about signals mentioned in
Updated the description of
Updated the parameter descriptions in General Datapath Parameters and PMA Parameters sections.
Updated the port descriptions in PMA Ports section.
Made the following changes to the Interlaken section:
Added another value to the "TX channel bonding mode" parameter in the "TX PMA Parameters"
table.
Added values to the "PCS TX channel bonding master" and "Actual PCS TX channel bonding master"
parameters in the "TX PMA Parameters" table.
Corrected the values to the "CTLE adaptation mode" parameter in the "RX PMA Parameters" table.
Added the "Enable Interlaken TX random disparity bit" parameter to the "Interlaken Disparity
Generator and Checker Parameters" table.
Changed the values to four parameters to "Off" in the "Gearbox Parameters" table.
Removed the "Enable embedded debug" parameter from the "Dynamic Reconfiguration Parameters"
table.
Made the following changes to the Gigabit Ethernet (GbE) and GvE with IEEE 1588v2 section:
Added a figure description to the "Signals and Ports for Native PHY IP Configured for GbE or GbE
with IEEE 1588v2" figure.
constraint from the "XAUI PHY Timing Analyzer SDC Constraints"
set_max_skew
Enable tx_pma_iqtxrx_clkout port
in "TX PMA Optional Ports" table.
port
Enable rx_pma_iqtxrx_clkout port
Enable rx_pma_div_clkout division
ports table.
parameter table.
tx_pma_div_clkout port
rx_pma_div_clkout port
tx_cal_busy
bit encodings used for different protocols. Removed the bit encodings for
rx_control
and
signals from Enhanced PCS Ports section.
rx_control
rx_std_wa_patternalign
Changes
Enable tx_pma_clkout port
in "TX Bonding Options" table.
Enable rx_pma_clkout port
in "RX PMA Optional Ports" table.
and
signals in the PMA Ports section.
rx_cal_busy
signal in Standard PCS Ports section.
®
Intel
and
Enable tx_seriallpbken
in "RX PMA Optional Ports" table.
factor from RX PMA optional
and
Enable
and
Enable
tx_control
section.
Enhanced PCS Ports
continued...
®
Arria
10 Transceiver PHY User Guide
341

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents