Intel Arria 10 User Manual page 504

Transceiver phy
Hide thumbs Also See for Arria 10:
Table of Contents

Advertisement

Figure 266. Reconfiguration Interface in Arria 10 Transceiver IP Cores
A transmit PLL instance has a maximum of one reconfiguration interface. Unlike PLL
instances, a Native PHY IP core instance can specify multiple channels. You can use a
dedicated reconfiguration interface for each channel or share a single reconfiguration
interface across all channels to perform dynamic reconfiguration.
Avalon-MM masters interact with the reconfiguration interface by performing Avalon
read and write operations to initiate dynamic reconfiguration of specific transceiver
parameters. All read and write operations must comply with Avalon-MM specifications.
Figure 267. Top-Level Signals of the Reconfiguration Interface
The user-accessible Avalon-MM reconfiguration interface and PreSICE Avalon-MM
interface share a single internal configuration bus. This bus is arbitrated to get access
to the Avalon-MM interface of the channel or PLL. Refer to the Arbitration section for
more details about requesting access to and returning control of the internal
configuration bus from PreSICE.
Related Information
Arbitration
®
®
Intel
Arria
10 Transceiver PHY User Guide
504
6. Reconfiguration Interface and Dynamic Reconfiguration
Avalon-MM Master
Embedded Controller in FPGA
or Embedded Processor on PCB
reconfig_clk
reconfig_reset
reconfig_read
reconfig_write
reconfig_address
reconfig_writedata
reconfig_readdata
reconfig_waitrequest
on page 512
UG-01143 | 2018.06.15
Native PHY IP Core
Ch0: Avalon
Reconfiguration
Interface
Ch1: Avalon
Reconfiguration
Interface
Transceiver PLL IP Core
Avalon
Reconfiguration
Interface
Native PHY IP core
or
Transceiver PLL IP core

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents