Intel Arria 10 User Manual page 245

Transceiver phy
Hide thumbs Also See for Arria 10:
Table of Contents

Advertisement

2. Implementing Protocols in Arria 10 Transceivers
UG-01143 | 2018.06.15
Figure 106. Use ATX PLL or fPLL for Gen1/Gen2/Gen3 x8 Mode
Notes:
1. The figure shown is just one possible combination for the PCIe Gen1/Gen2/Gen3 x8 mode.
2. The x6 and xN clock networks are used for channel bonding applications.
3. Each master CGB drives one set of x6 clock lines. The x6 lines further drive the xN lines.
4. Gen1/Gen2 x8 modes use the fPLL only.
5. Gen3 mode uses the ATX PLL only.
6. Use the pll_pcie_clk from the fPLL, configured as Gen1/Gen2. This is the hclk required by the PIPE interface.
Related Information
Using PLLs and Clock Networks
For more information about implementing clock configurations and configuring
PLLs.
PIPE Design Example
For more information about the PLL configuration for PCIe.
Transmit PLL recommendation based on Data rates
For more information about ATX PLL placement restrictions
6
Master
CGB
Connections Done
via X1 Network
fPLL1
Master
CGB
ATX PLL1
Master
CGB
CGB
6
6
6
CGB
6
CGB
CGB
6
CGB
CGB
CGB
CGB
6
on page 398
on page 349
®
Intel
Arria
Ch 5
CDR
Ch 4
CDR
Ch 3
CDR
Transceiver
bank
Ch 2
CDR
Ch 1
CDR
Ch 0
CDR
Ch 5
CDR
Transceiver
bank
Ch 4
CDR
®
10 Transceiver PHY User Guide
245

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents