Samsung S5PC100 User Manual page 665

Table of Contents

Advertisement

S5PC100 USER'S MANUAL (REV1.0)
3.3 MULTI-MASTER I
I2CADD0, R/W, Address = 0xEC10_0008
I2CADD1, R/W, Address = 0xEC20_0008
I2CADD
Bit
Slave address
[7:0]
3.4 MULTI-MASTER I
I2CDS1, R/W, Address = 0xEC10_000C
I2CDS1, R/W, Address = 0xEC20_000C
I2CDS
Bit
Data shift
[7:0]
3.5 MULTI-MASTER I
I2CLC0, R/W, Address = 0xEC10_0014
I2CLC1, R/W, Address = 0xEC20_0014
I2CLC
Bit
Filter enable
SDA output
[1:0]
delay
2
C-BUS ADDRESS REGISTER
7-bit slave address, latched from the I
If serial output enable = 0 in the I2CSTAT, I2CADD is write-
enabled. The I2CADD value is read any time, regardless of the
current serial output enable bit (I2CSTAT) setting.
Slave address : [7:1]
Not mapped
: [0]
2
C-BUS TRANSMIT/RECEIVE DATA SHIFT REGISTER
8-bit data shift register for I
If serial output enable = 1 in the I2CSTAT, I2CDS is write-enabled.
The I2CDS value is read any time, regardless of the current serial
output enable bit (I2CSTAT) setting.
2
C-BUS LINE CONTROL REGISTER
2
[2]
I
C-bus filter enable bit.
If SDA port is operating as input, this bit should be High. This filter
prevents from occurred error by a glitch during double of PCLK
time.
0 = Disables Filter
1 = Enables Filter
2
I
C-Bus SDA line delay length selection bits.
SDA line is delayed as following clock time(PCLK)
00 = 0 clocks
10 = 10 clocks
Description
2
C-bus.
Description
2
C-bus Tx/Rx operation.
Description
01 = 5 clocks
11 = 15 clocks
2
I
C-BUS INTERFACE
Reset Value
Undefined
Reset Value
Undefined
Reset Value
0
00
8.2-13

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents