Hitachi SH7032 Hardware Manual page 87

Superh risc engine
Table of Contents

Advertisement

Exception
source
Notes: *1 The instructions that rewrite the PC are JMP, JSR, BRA, BSR, RTS, RTE, BT, BF, and
TRAPA.
*2 The delayed branch instructions are JMP, JSR. BRA. BSR, RTS, and RTE.
52
• Power-on reset
Reset
• Manual reset
• CPU address error
Address
error
• DMA address error
• NMI
• User break
• IRQ
Interrupt
• On-chip module
• Trap instruction
Instruction
• General illegal
instruction
• Illegal slot
instruction
Figure 4.1 Exception Source Types and Priority
• IRQ0–IRQ7
• Direct memory access
controller
• 16-bit integrated timer
pulse unit
• Serial communication
interface
• Parity control unit
(part of the bus con-
troller)
• A/D converter
• Watchdog timer
• DRAM refresh control
unit (part of the bus
controller)
• TRAPA instruction
• Undefined code
• Undefined instruction
or instruction that
*1
rewrites the PC
placed directly after
a delayed branch
*2
instruction
Priority
High
Low

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents