Hitachi SH7032 Hardware Manual page 167

Superh risc engine
Table of Contents

Advertisement

Areas 2–4 are always used as external memory space. The bus width is 8 bits when the A27 bit is
0 and 16 bits when it is 1. A23 and A22 bits are not output and the shadow is in 4-Mbyte units.
When areas 2–4 are accessed, the CS2, CS3, and CS4 signals are valid. Area 2 has a long wait
function, so between 1 and 4 states can be selected for the number of long waits inserted into the
bus cycle using bits A02LW1 and A02LW0 in WCR3.
H'A000000
H'A3FFFFF
H'A400000
H'A7FFFFF
H'A800000
H'ABFFFFF
H'AC00000
H'AFFFFFF
132
Logical address space
H'2000000
Shadow
H'23FFFFF
H'2400000
Shadow
H'27FFFFF
H'2800000
Shadow
H'2BFFFFF
H'2C00000
Shadow
H'2FFFFFF
16-bit space
8-bit space
Figure 8.7 Memory Map of Area 2
Actual space
External
memory space
(4 Mbytes)
• Valid addresses A21–A0
(A23 and A22 not output)
• CS2 valid
• Long wait function

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents