Hitachi SH7032 Hardware Manual page 258

Superh risc engine
Table of Contents

Advertisement

Block Diagram of Channels 0 and 1: ITU channels 0 and 1 have the same function. Figure 10.2
shows a block diagram of channels 0 and 1.
TCLKA–
TCLKD
φ, φ/2,
φ/4, φ/8
TCNTn: Timer counter n (16 bits)
GRAn, GRBn: General registers An, Bn (input capture/output compare dual use) (16 bits × 2)
TCRn: Timer control register n (8 bits)
TIORn: Timer I/O control register n (8 bits)
TIERn: Timer interrupt enable register n (8 bits)
TSRn: Timer status register n (8 bits)
(n = 0 or 1)
Figure 10.2 Block Diagram of Channels 0 and 1 (One Channel Shown)
Clock selection
Comparator
Module data bus
Control logic
TIOCAn
TIOCBn
IMIAn
IMIBn
OVIn
223

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents