Peripheral Clock Select Register (Pclkr) - Renesas M16C/64A Series User Manual

Table of Contents

Advertisement

M16C/64A Group
8.2.5

Peripheral Clock Select Register (PCLKR)

Peripheral Clock Select Register
b7
b6 b5 b4
b3
b2
b1
0
0
0
0
0
Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting this register.
PCLK5 (Clock output function extension bit) (b5)
The PCLK5 bit is enabled in single-chip mode. Output from the CLKOUT pin is selectable. When the
PCLK5 bit is 1, set bits CM01 and CM00 to 00b. See Table 8.4 "CLKOUT Pin Functions in Single-Chip
Mode".
R01UH0136EJ0210 Rev.2.10
Jul 31, 2012
b0
Symbol
PCLKR
Bit Symbol
Bit Name
Timers A and B clock select bit
(clock source for timers A and
PCLK0
B, the dead time timer, and
multi-master I
SI/O clock select bit
(clock source for UART0 to
PCLK1
UART2, UART5 to UART7,
SI/O3, and SI/O4)
Reserved bits
(b4-b2)
Clock output function
PCLK5
expansion bit
(enabled in single-chip mode)
Reserved bits
(b7-b6)
Address
0012h
0: f2TIMAB/f2IIC
1: f1TIMAB/f1IIC
2
C-bus interface)
0: f2SIO
1: f1SIO
Set to 0
0: Selected by setting bits CM01 to CM00
in the CM0 register
1: Output f1
Set to 0
8. Clock Generator
Reset Value
0000 0011b
Function
RW
RW
RW
RW
RW
RW
Page 93 of 800

Advertisement

Table of Contents
loading

Table of Contents