Renesas M16C/64A Series User Manual page 184

Table of Contents

Advertisement

M16C/64A Group
(1) Separate Bus, No Wait States
BCLK
Address
WR , WRL , WRH
(2) Separate Bus, One Wait State (1φ + 1φ)
BCLK
Address
WR , WRL , WRH
(3) Separate Bus, Two Wait States (1φ + 2φ)
BCLK
Address
WR , WRL , WRH
i = 0 to 3
A: Address
Note:
1. When consecutively accessing the same chip-select area, CSi continues outputting a low level.
Figure 11.6
Typical Bus Timings Using Software Wait States (1/2)
R01UH0136EJ0210 Rev.2.10
Jul 31, 2012
Bus cycle = 2φ
A
CSi
Data
RD
Bus cycle = 2φ
A
CSi
Data
RD
Bus cycle = 3φ
CSi
Data
RD
RD: Read data (input)
Bus cycle = 1φ
A
WD
RD
Bus cycle = 2φ
A
WD
A
WD
WD: Write data (output)
(Note 1)
(Note 1)
RD
Bus cycle = 3φ
A
(Note 1)
RD
Page 151 of 800
11. Bus

Advertisement

Table of Contents
loading

Table of Contents