Table 4-27: LPDDR2 SDRAM Memory Interface Solution Pinout Parameters (Cont'd)
Parameter
MASK0_MAP
DQS0_MAP
ADDR_0_BITLANES,
ADDR_1_BITLANES,
ADDR_2_BITLANES
Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
UG586 November 30, 2016
Description
Bank and byte lane
position information for
the data mask. See the
ADDR_MAP
description.
This parameter varies
based on the pinout and
should not be changed
manually in generated
design.
Bank and byte lane
position information for
the DQS of respective
data lanes.
This parameter
varies based on the pinout
and should not be
changed manually in
generated design.
12-bit parameter per
byte lane used to
determine which I/O
locations are used to
generate the necessary
PHY structures. This
parameter is provided as
per bank where
Address/Control are
selected. Except CK/CK#
and Data pins, only the
Address/Control pins are
considered for this
parameter generation.
DQS pins are excluded
when used for CK/CK# in
command/address byte
group.
This parameter
varies based on the pinout
and should not be
changed manually in
generated design.
www.xilinx.com
Chapter 4: LPDDR2 SDRAM Memory Interface Solution
Example
See the
ADDR_MAP
example.
See the DQS_MAP example.
See the PHY_0_BIT_LANES example.
630
Send Feedback
Need help?
Do you have a question about the Zynq-7000 and is the answer not in the manual?
Questions and answers