Xilinx Zynq-7000 User Manual page 397

Memory interface solutions
Hide thumbs Also See for Zynq-7000:
Table of Contents

Advertisement

Extended FPGA Options
Figure 3-21
shows the Extended FPGA Options page.
X-Ref Target - Figure 3-21
Digitally Controlled Impedance (DCI) – When selected, this option internally
terminates the signals from the RLDRAM II read path. DCI is available in the High
Performance Banks.
Internal Termination for High Range Banks – The internal termination option can be
set to 40, 50, or 60Ω or disabled. This termination is for the RLDRAM II and RLDRAM 3
read path. This selection is only for High Range banks.
Bank Selection
This feature allows the selection of bytes for the memory interface. Bytes can be selected
for different classes of memory signals, such as:
Address and control signals
Data Read signals
Data Write signals
Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
UG586 November 30, 2016
Chapter 3: RLDRAM II and RLDRAM 3 Memory Interface Solutions
Figure 3-21: Extended FPGA Options Page
www.xilinx.com
397
Send Feedback

Hide quick links:

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Zynq-7000 and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

7 series

Table of Contents

Save PDF