Xilinx Zynq-7000 User Manual page 546

Memory interface solutions
Hide thumbs Also See for Zynq-7000:
Table of Contents

Advertisement

X-Ref Target - Figure 4-35
11. Click Generate Bitstream under Project Manager > Program and Debug to generate
the BIT file for the generated design.
The <project directory>/<project directory>.runs/ impl_1 directory
includes all report files generated for the project after running the implementation. It is
also possible to run the simulation in this project.
12. Recustomization of the MIG IP core can be done by using the Recustomize IP option. It
is not recommended to recustomize the IP in the example_design project. The correct
solution is to close the example_design project, go back to original project and
customize there. Right-click the XCI file and click Recustomize IP
the MIG GUI and regenerate the design with the preferred options.
Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
UG586 November 30, 2016
Chapter 4: LPDDR2 SDRAM Memory Interface Solution
Figure 4-35: Example Design Project
www.xilinx.com
(Figure
4-36) to open
546
Send Feedback

Hide quick links:

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Zynq-7000 and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

7 series

Table of Contents

Save PDF