RM0351
Bit 8 BKDFBK2E: BRK DFSDM_BREAK[2] enable
This bit enables the DFSDM_BREAK[2] for the timer's BRK input. DFSDM_BREAK[2] output
is 'ORed' with the other BRK sources.
0: DFSDM_BREAK[2] input disabled
1: DFSDM_BREAK[2] input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Bits 7:3 Reserved, must be kept at reset value
Bit 2 BKCMP2E: BRK COMP2 enable
This bit enables the COMP2 for the timer's BRK input. COMP2 output is 'ORed' with the other
BRK sources.
0: COMP2 input disabled
1: COMP2 input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Bit 1 BKCMP1E: BRK COMP1 enable
This bit enables the COMP1 for the timer's BRK input. COMP1 output is 'ORed' with the other
BRK sources.
0: COMP1 input disabled
1: COMP1 input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Bit 0 BKINE: BRK BKIN input enable
This bit enables the BKIN alternate function input for the timer's BRK input. BKIN input is
'ORed' with the other BRK sources.
0: BKIN input disabled
1: BKIN input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
in TIMx_BDTR register).
in TIMx_BDTR register).
in TIMx_BDTR register).
in TIMx_BDTR register).
DocID024597 Rev 3
General-purpose timers (TIM15/16/17)
1007/1693
1009
Need help?
Do you have a question about the STM32L4x6 and is the answer not in the manual?
Questions and answers